

An9910B

# Features

- Switch mode controller for single switch LED drivers
- Enhanced drop-in replacement to the An9910
- Open loop peak current controller
- Internal 8.0V to 450V linear regulator
- Constant frequency or constant off-time operation
- Linear and PWM dimming capability
- Requires few external components for operation

# Applications

- DC/DC or AC/DC LED Driver applications
- RGB Backlighting LED Driver
- Back Lighting of Flat Panel Displays
- General purpose constant current source
- Signage and Decorative LED Lighting
- Chargers

## **Typical Application Circuit**

### Universal High Brightness LED Driver IC

# **General Description**

The An9910B is an open loop current mode control LED driver IC. The An9910B can be programmed to operate in either a constant frequency or constant off-time mode. It includes an 8 - 450V linear regulator which allows it to work from a wide range of input voltages without the need for an external low voltage supply. The An9910B includes a PWM dimming input that can accept an external control signal with a duty ratio of 0 - 100% and a frequency of up to a few kilohertz. It also includes a 0 - 250mV linear dimming input which can be used for linear dimming of the LED current.

The An9910B is ideally suited for buck LED drivers. Since the An9910B operates in open loop current mode control, the controller achieves good output current regulation without the need for any loop compensation. PWM dimming response is limited only by the rate of rise and fall of the inductor current, enabling very fast rise and fall times. The An9910B requires only three external components (apart from the power stage) to produce a controlled LED current making it an ideal solution for low cost LED drivers.





**An9910B** Universal High Brightness LED Driver IC

# **Absolute Maximum Ratings**

| V <sub>IN</sub> to GND                                | 0.5V to +470V                      |
|-------------------------------------------------------|------------------------------------|
| CS, LD, PWM_D, GATE, RT to GND                        | 0.3V to (Vdd + 0.3V)               |
| V <sub>DD</sub> to GND                                | 12V                                |
| Continuous Power Dissipation ( $T_A = +25^{\circ}C$ ) |                                    |
| 8-Pin SO                                              | 630mW                              |
| 16-Pin SO                                             | 1300mW                             |
| Junction Temperature Range                            | 40°C to +150°C                     |
| Storage Temperature Range                             | $65^{\circ}$ C to $+150^{\circ}$ C |
| Stresses beyond those listed under "Absolute Maximum  | n Ratings'' may cause perma        |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol               | Description                                                       | Min   | Тур | Max  | Units | Conditions                                                                                                                                                                                                                                                  |
|----------------------|-------------------------------------------------------------------|-------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>INDC</sub>    | Input DC supply voltage range                                     | 8.0   |     | 450  | V     | DC input voltage                                                                                                                                                                                                                                            |
| I <sub>INSD</sub>    | Shut-Down mode supply current                                     |       | 0.5 | 1    | mA    | Pin PWM_D to GND                                                                                                                                                                                                                                            |
| V <sub>DD</sub>      | Internally regulated voltage                                      | 7.25  | 7.5 | 7.75 | v     | $V_{IN} = 8V, I_{DD(ext)} = 0, 500pF at Gate;$<br>$R_T = 226k\Omega, PWM_D = V_{DD}$                                                                                                                                                                        |
| $\Delta V_{DD,line}$ | Line Regulation of $V_{DD}$                                       | 0     | -   | 1    | V     | $\begin{split} V_{IN} &= 8 - 450 V, \ I_{DD(ext)} = 0, \ 500 pF \ at \ GATE; \\ R_T &= 226 k\Omega, \ PWM\_D = V_{DD} \end{split}$                                                                                                                          |
| $\Delta V_{DD,load}$ | Load Regulation of V <sub>DD</sub>                                | 0     | -   | 100  | mV    | $I_{DD(ext)} = 0 - 1mA, 500pF \text{ at GATE};$<br>$R_T = 226k\Omega, PWMD = V_{DD}$                                                                                                                                                                        |
| UVLO                 | V <sub>DD</sub> undervoltage lockout threshold                    | 6.45  | 6.7 | 6.95 | V     | V <sub>DD</sub> rising                                                                                                                                                                                                                                      |
| $\Delta UVLO$        | V <sub>DD</sub> undervoltage lockout hysteresis                   |       | 500 |      | mV    | V <sub>DD</sub> falling                                                                                                                                                                                                                                     |
| $I_{\rm IN,MAX}$     | Current that the regulator can<br>supply before IC goes into UVLO | 5     | -   | -    | mA    | $V_{IN} = 8V$                                                                                                                                                                                                                                               |
| V <sub>EN(lo)</sub>  | Pin PWM_D input low voltage                                       |       |     | 0.8  | V     | $V_{IN} = 8-450V$                                                                                                                                                                                                                                           |
| V <sub>EN(hi)</sub>  | Pin PWM_D input high voltage                                      | 2.0   |     |      | V     | $V_{IN} = 8-450V$                                                                                                                                                                                                                                           |
| R <sub>EN</sub>      | Pin PWM_D pull-down resistance at PWM_D                           | 50    | 100 | 150  | kΩ    | $V_{\rm EN} = 5V$                                                                                                                                                                                                                                           |
| V <sub>CS,TH</sub>   | Current sense pull-in threshold voltage                           | 225   | 250 | 275  | mV    | $-40^{\circ}C < T_{A} < +85^{\circ}C$                                                                                                                                                                                                                       |
|                      |                                                                   | 213   | 250 | 287  |       | $T_{A} < +125^{\circ}C$                                                                                                                                                                                                                                     |
| VOFFSET              | Offset voltage for LD comparator                                  | -12   | -   | 12   | mV    |                                                                                                                                                                                                                                                             |
| T <sub>BLANK</sub>   | Current sense blanking interval                                   | 150   | 215 | 280  | ns    | $0 < T_A < +85^{\circ}C, V_{LD} = V_{DD},$<br>$V_{CS} = V_{CS,TH} + 50mV \text{ after } T_{BLANK}$                                                                                                                                                          |
|                      |                                                                   | 145   | 215 | 315  |       | $-40^{\circ}\mathrm{C} < \mathrm{T}_{\mathrm{A}} < +125^{\circ}\mathrm{C}, \ \mathrm{V}_{\mathrm{LD}} = \mathrm{V}_{\mathrm{DD}}, \\ \mathrm{V}_{\mathrm{CS}} = \mathrm{V}_{\mathrm{CS,TH}} + 50\mathrm{mV} \ \mathrm{after} \ \mathrm{T}_{\mathrm{BLANK}}$ |
| t <sub>DELAY</sub>   | Delay to output                                                   | -     | 80  | 150  | ns    | $V_{LD} = V_{DD},$<br>$V_{CS} = V_{CS,TH} + 50mV \text{ after } T_{BLANK}$                                                                                                                                                                                  |
| fosc                 | Oscillator frequency                                              | 20    | 25  | 30   | kHz   | $R_{T} = 1.00 M\Omega$                                                                                                                                                                                                                                      |
| 1050                 |                                                                   | 80    | 100 | 120  |       | $R_T = 226 \text{ k}\Omega$                                                                                                                                                                                                                                 |
| I <sub>SOURCE</sub>  | Gate sourcing current                                             | 0.165 | -   | -    | А     | $V_{GATE} = 0V, V_{DD} = 7.5V$                                                                                                                                                                                                                              |
| I <sub>SINK</sub>    | Gate sinking current                                              | 0.165 | -   | -    | Α     | $V_{GATE} = V_{DD}, V_{DD} = 7.5 V$                                                                                                                                                                                                                         |
| t <sub>RISE</sub>    | GATE output rise time                                             | -     | 30  | 50   | ns    | $C_{GATE} = 500 pF, V_{DD} = 7.5 V$                                                                                                                                                                                                                         |
| t <sub>FALL</sub>    | GATE output fall time                                             | -     | 30  | 50   | ns    | $C_{GATE} = 500 pF, V_{DD} = 7.5 V$                                                                                                                                                                                                                         |

#### **Electrical Characteristics** (*The specifications are at* $T_A = 25^{\circ}C$ . $V_{IN} = 12V$ , unless otherwise noted.)



# An9910B Universal High Brightness LED Driver IC

 $V_{IN}$ 

#### **SO-8 SO-16** Description Name DIP-8 This pin is the input of an 8V - 450V VIN 1 1 linear regulator.Input voltage 8V to 450V DC CS Senses LED string current 4 2 GND 5 3 Device ground Drives the gate of the external MOSFET GATE 8 4 Low Frequency PWM Dimming pin, also Enable PWM\_D 9 5 No input. Internal $100k\Omega$ pull-down to GND Internally regulated supply voltage. 7.5V nominal. Can supply up to 1mA for external circuitry. A $V_{DD}$ 12 6 sufficient storage capacitor is used to provide storage when the rectified AC input is near the zero crossings. Linear Dimming by changing the current limit LD 13 7 threshold at current sense comparator Oscillator control. A resistor connected between 8 RT 14 this pin and ground sets the PWM frequency.

Pinout

Connects (NC) are not internally connected and may be used for pass-thru PCB traces

| CS 🗆              |   | ] LD              |  |  |  |  |
|-------------------|---|-------------------|--|--|--|--|
| GND 🗌             |   |                   |  |  |  |  |
| GATE 🗌            |   | ] PWM_D           |  |  |  |  |
| 8-Pin DIP/SOIC    |   |                   |  |  |  |  |
| V <sub>IN</sub> [ | • | ]NC               |  |  |  |  |
| NC[               |   | ]NC               |  |  |  |  |
| NC[               |   | ]R <sub>osc</sub> |  |  |  |  |
| CS[               |   | ]LD               |  |  |  |  |
| GND[              |   | ]V <sub>DD</sub>  |  |  |  |  |
| NC[               |   | ]NC               |  |  |  |  |
| NC[               |   | ]NC               |  |  |  |  |
| GATE[             |   | ]PWM_D            |  |  |  |  |

#### 16-Pin SOIC

