

## **Dual Full Bridge PWM Motor Driver**

Check for Samples: DRV8412, DRV8432

#### **FEATURES**

- High-Efficiency Power Stage (up to 97%) with Low R<sub>DS(on)</sub> MOSFETs (110 mΩ at T<sub>J</sub> = 25°C)
- Operating Supply Voltage up to 52 V
- DRV8412 (power pad down): up to 2 x 3 A
   Continuous Output Current (2 x 6 A Peak) in
   Dual Full Bridge Mode or 6 A Continuous
   Current in Parallel Mode (12 A Peak)
- DRV8432 (power pad up): up to 2 x 7 A
   Continuous Output Current (2 x 12 A Peak) in
   Dual Full Bridge Mode or 14 A Continuous
   Current in Parallel Mode (24 A Peak)
- PWM Operating Frequency up to 500 kHz
- Integrated Self-Protection Circuits Including Undervoltage, Overtemperature, Overload, and Short Circuit
- Programmable Cycle-by-Cycle Current Limit Protection
- Independent Supply and Ground Pins for Each Half Bridge
- Intelligent Gate Drive and Cross Conduction Prevention
- No External Snubber or Schottky Diode is Required

#### **APPLICATIONS**

- Brushed DC and Stepper Motors
- Three Phase Permanent Magnet Synchronous Motors
- Robotic and Haptic Control System
- Actuators and Pumps
- Precision Instruments
- TEC Drivers
- LED Lighting Drivers

#### DESCRIPTION

The DRV8412/32 are high performance, integrated dual full bridge motor drivers with an advanced protection system.

Because of the low  $R_{DS(on)}$  of the H-Bridge MOSFETs and intelligent gate drive design, the efficiency of these motor drivers can be up to 97%, which enables the use of smaller power supplies and heatsinks, and are good candidates for energy efficient applications.

The DRV8412/32 require two power supplies, one at 12 V for GVDD and VDD, and another up to 50 V for PVDD. The DRV8412/32 can operate at up to 500-kHz switching frequency while still maintain precise control and high efficiency. They also have an innovative protection system safeguarding the device against a wide range of fault conditions that could damage the system. These safeguards are short-circuit protection, overcurrent protection, undervoltage protection, and two-stage thermal protection. The DRV8412/32 have a current-limiting circuit that prevents device shutdown during load transients such as motor start-up. A programmable overcurrent detector allows adjustable current limit and protection level to meet different motor requirements.

The DRV8412/32 have unique independent supply and ground pins for each half bridge, which makes it possible to provide current measurement through external shunt resistor and support multiple motors with different power supply voltage requirements.

#### Simplified Application Diagram





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range unless otherwise noted (1)

|                                                                                                           | VALUE            |
|-----------------------------------------------------------------------------------------------------------|------------------|
| VDD to GND                                                                                                | -0.3 V to 13.2 V |
| GVDD_X to GND                                                                                             | -0.3 V to 13.2 V |
| PVDD_X to GND_X (2)                                                                                       | –0.3 V to 70 V   |
| OUT_X to GND_X (2)                                                                                        | –0.3 V to 70 V   |
| BST_X to GND_X (2)                                                                                        | -0.3 V to 80 V   |
| Transient peak output current (per pin), pulse width limited by internal over-current protection circuit. | 16 A             |
| Transient peak output current for latch shut down (per pin)                                               | 20 A             |
| VREG to AGND                                                                                              | -0.3 V to 4.2 V  |
| GND_X to GND                                                                                              | -0.3 V to 0.3 V  |
| GND to AGND                                                                                               | -0.3 V to 0.3 V  |
| PWM_X to GND                                                                                              | -0.3 V to 4.2 V  |
| OC_ADJ, M1, M2, M3 to AGND                                                                                | -0.3 V to 4.2 V  |
| RESET_X, FAULT, OTW to GND                                                                                | -0.3 V to 7 V    |
| Maximum continuous sink current (FAULT, OTW)                                                              | 9 mA             |
| Maximum operating junction temperature range, T <sub>J</sub>                                              | -40°C to 150°C   |
| Storage temperature, T <sub>STG</sub>                                                                     | –55°C to 150°C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) These voltages represent the dc voltage + peak ac waveform measured at the terminal of the device in all conditions.

#### THERMAL INFORMATION

|                  |                                                             | DRV8412        | DRV8432                  |       |
|------------------|-------------------------------------------------------------|----------------|--------------------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | DDW<br>PACKAGE | DKD<br>PACKAGE           | UNITS |
|                  |                                                             | 44 PINS        | 36 PINS                  |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 24.5           | 13.3<br>(with heat sink) |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 7.8            | 0.4                      |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 5.5            | 13.3                     | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter <sup>(5)</sup>   | 0.1            | 0.4                      |       |
| ΨЈВ              | Junction-to-board characterization parameter (6)            | 5.4            | 13.3                     |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 0.2            | N/A                      |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated



#### RECOMMENDED OPERATING CONDITIONS

|                      |                                                                            | MIN  | NOM | MAX               | UNIT |
|----------------------|----------------------------------------------------------------------------|------|-----|-------------------|------|
| PVDD_X               | Half bridge X (A, B, C, or D) DC supply voltage                            | 0    | 50  | 52.5              | V    |
| GVDD_X               | Supply for logic regulators and gate-drive circuitry                       | 10.8 | 12  | 13.2              | V    |
| VDD                  | Digital regulator supply voltage                                           | 10.8 | 12  | 13.2              | V    |
| I <sub>O_PULSE</sub> | Pulsed peak current per output pin (could be limited by thermal)           |      |     | 15                | Α    |
| Io                   | Continuous current per output pin (DRV8432)                                |      |     | 7                 | Α    |
| F <sub>SW</sub>      | PWM switching frequency                                                    |      |     | 500               | kHz  |
| R <sub>OCP_CBC</sub> | OC programming resistor range in cycle-by-cycle current limit modes        | 24   |     | 200               | kΩ   |
| R <sub>OCP_OCL</sub> | OC programming resistor range in OC latching shutdown modes                | 22   |     | 200               | kΩ   |
| C <sub>BST</sub>     | Bootstrap capacitor range                                                  | 33   |     | 220               | nF   |
| t <sub>ON_MIN</sub>  | Minimum PWM pulse duration, low side, for charging the Bootstrap capacitor |      | 50  |                   | ns   |
| T <sub>A</sub>       | Operating ambient temperature                                              | -40  |     | 85 <sup>(1)</sup> | °C   |

<sup>(1)</sup> Depending on power dissipation and heat-sinking, the DRV8412/32 can support ambient temperature in excess of 85°C. Refer to the package heat dissipation ratings table and package power deratings table.

#### PACKAGE HEAT DISSIPATION RATINGS

| PARAMETER                                                                    | DRV8412            | DRV8432                                                                                                                                             |
|------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| $R_{\theta JC},$ junction-to-case (power pad / heat slug) thermal resistance | 1.1 °C/W           | 0.9 °C/W                                                                                                                                            |
| $R_{\theta JA}$ , junction-to-ambient thermal resistance                     | 25 °C/W            | This device is not intended to be used without a heatsink. Therefore, $R_{\theta,JA}$ is not specified. See the <i>Thermal Information</i> section. |
| Exposed power pad / heat slug area                                           | 34 mm <sup>2</sup> | 80 mm <sup>2</sup>                                                                                                                                  |

### PACKAGE POWER DERATINGS (DRV8412)(1)

| PACKAGE            | T <sub>A</sub> = 25°C<br>POWER<br>RATING | DERATING<br>FACTOR<br>ABOVE T <sub>A</sub> =<br>25°C | T <sub>A</sub> = 70°C POWER<br>RATING | T <sub>A</sub> = 85°C POWER<br>RATING | T <sub>A</sub> = 125°C POWER<br>RATING |
|--------------------|------------------------------------------|------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| 44-PIN TSSOP (DDW) | 5.0 W                                    | 40.0 mW/°C                                           | 3.2 W                                 | 2.6 W                                 | 1.0 W                                  |

<sup>(1)</sup> Based on EVM board layout

#### **MODE SELECTION PINS**

| MODE PINS |    | MODE PINS OUTPUT |               | DESCRIPTION                                                                                                                          |  |
|-----------|----|------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| М3        | M2 | M1               | CONFIGURATION | DESCRIPTION                                                                                                                          |  |
| 0         | 0  | 0                | 2 FB or 4 HB  | Dual full bridges (two PWM inputs each full bridge) or four half bridges with cycle-by-cycle current limit                           |  |
| 0         | 0  | 1                | 2 FB or 4 HB  | Dual full bridges (two PWM inputs each full bridge) or four half bridges with OC latching shutdown (no cycle-by-cycle current limit) |  |
| 0         | 1  | 0                | 1 PFB         | Parallel full bridge with cycle-by-cycle current limit                                                                               |  |
| 0         | 1  | 1                | 2 FB          | Dual full bridges (one PWM input each full bridge with complementary PWM on second half bridge) with cycle-by-cycle current limit    |  |
| 1         | х  | х                | Reserved      |                                                                                                                                      |  |

Product Folder Links: DRV8412 DRV8432



#### **DEVICE INFORMATION**

#### **Pin Assignment**

Here are the pinouts for the DRV8412/32:

- DRV8412: 44-pin TSSOP power pad down DDW package. This package contains a thermal pad that is located on the bottom side of the device for dissipating heat through PCB.
- DRV8432: 36-pin PSOP3 DKD package. This package contains a thick heat slug that is located on the top side of the device for dissipating heat through heatsink.



#### PIN FUNCTIONS

| PIN    |         |         | DESCRIPTION  |                                                                        |
|--------|---------|---------|--------------|------------------------------------------------------------------------|
| NAME   | DRV8412 | DRV8432 | FUNCTION (1) | DESCRIPTION                                                            |
| AGND   | 12      | 9       | Р            | Analog ground                                                          |
| BST_A  | 24      | 35      | Р            | High side bootstrap supply (BST), external capacitor to OUT_A required |
| BST_B  | 33      | 28      | Р            | High side bootstrap supply (BST), external capacitor to OUT_B required |
| BST_C  | 34      | 27      | Р            | High side bootstrap supply (BST), external capacitor to OUT_C required |
| BST_D  | 43      | 20      | Р            | High side bootstrap supply (BST), external capacitor to OUT_D required |
| GND    | 13      | 8       | Р            | Ground                                                                 |
| GND_A  | 29      | 32      | Р            | Power ground for half-bridge A                                         |
| GND_B  | 30      | 31      | Р            | Power ground for half-bridge B                                         |
| GND_C  | 37      | 24      | Р            | Power ground for half-bridge C                                         |
| GND_D  | 38      | 23      | Р            | Power ground for half-bridge D                                         |
| GVDD_A | 23      | 36      | Р            | Gate-drive voltage supply                                              |
| GVDD_B | 22      | 1       | Р            | Gate-drive voltage supply                                              |
| GVDD_C | 1       | 18      | Р            | Gate-drive voltage supply                                              |
| GVDD_D | 44      | 19      | Р            | Gate-drive voltage supply                                              |
| M1     | 8       | 13      | I            | Mode selection pin                                                     |

I = input, O = output, P = power, T = thermal (1)



#### www.ti.com

| PIN         |                 |         |              |                                                                                                                                                                                                                       |
|-------------|-----------------|---------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | DRV8412         | DRV8432 | FUNCTION (1) | DESCRIPTION                                                                                                                                                                                                           |
| M2          | 9               | 12      | Ţ            | Mode selection pin                                                                                                                                                                                                    |
| M3          | 10              | 11      | Ţ            | Reserved mode selection pin, AGND connection is recommended                                                                                                                                                           |
| NC          | 3,4,19,20,25,42 | -       | -            | No connection pin. Ground connection is recommended                                                                                                                                                                   |
| OC_ADJ      | 14              | 7       | 0            | Analog overcurrent programming pin, requires resistor to AGND                                                                                                                                                         |
| ŌTW         | 21              | 2       | 0            | Overtemperature warning signal, open-drain, active-low. An internal pull-up resistor to VREG (3.3 V) is provided on output. Level compliance for 5-V logic can be obtained by adding external pull-up resistor to 5 V |
| OUT_A       | 28              | 33      | 0            | Output, half-bridge A                                                                                                                                                                                                 |
| OUT_B       | 31              | 30      | 0            | Output, half-bridge B                                                                                                                                                                                                 |
| OUT_C       | 36              | 25      | 0            | Output, half-bridge C                                                                                                                                                                                                 |
| OUT_D       | 39              | 22      | 0            | Output, half-bridge D                                                                                                                                                                                                 |
| PVDD_A      | 26,27           | 34      | Р            | Power supply input for half-bridge A requires close decoupling capacitor to ground.                                                                                                                                   |
| PVDD_B      | 32              | 29      | Р            | Power supply input for half-bridge B requires close decoupling capacitor to gound.                                                                                                                                    |
| PVDD_C      | 35              | 26      | Р            | Power supply input for half-bridge C requires close decoupling capacitor to ground.                                                                                                                                   |
| PVDD_D      | 40,41           | 21      | Р            | Power supply input for half-bridge D requires close decoupling capacitor to ground.                                                                                                                                   |
| PWM_A       | 17              | 4       | 1            | Input signal for half-bridge A                                                                                                                                                                                        |
| PWM_B       | 15              | 6       | 1            | Input signal for half-bridge B                                                                                                                                                                                        |
| PWM_C       | 7               | 14      | 1            | Input signal for half-bridge C                                                                                                                                                                                        |
| PWM_D       | 5               | 16      | 1            | Input signal for half-bridge D                                                                                                                                                                                        |
| RESET_AB    | 16              | 5       | 1            | Reset signal for half-bridge A and half-bridge B, active-low                                                                                                                                                          |
| RESET_CD    | 6               | 15      | 1            | Reset signal for half-bridge C and half-bridge D, active-low                                                                                                                                                          |
| FAULT       | 18              | 3       | 0            | Fault signal, open-drain, active-low. An internal pull-up resistor to VREG (3.3 V) is provided on output. Level compliance for 5-V logic can be obtained by adding external pull-up resistor to 5 V                   |
| VDD         | 2               | 17      | Р            | Power supply for digital voltage regulator requires capacitor to ground for decoupling.                                                                                                                               |
| VREG        | 11              | 10      | Р            | Digital regulator supply filter pin requires 0.1-µF capacitor to AGND.                                                                                                                                                |
| THERMAL PAD | -               | N/A     | Т            | Solder the exposed thermal pad to the landing pad on the pcb. Connect landing pad to bottom side of pcb through via for better thermal dissipation. This pad should be connected to GND.                              |
| HEAT SLUG   | N/A             | -       | Т            | Mount heat sink with thermal interface on top of the heat slug for best thermal performance.                                                                                                                          |



#### SYSTEM BLOCK DIAGRAM





#### **ELECTRICAL CHARACTERISTICS**

 $T_A$  = 25 °C, PVDD = 50 V, GVDD = VDD = 12 V,  $f_{Sw}$  = 400 kHz, unless otherwise noted. All performance is in accordance with recommended operating conditions unless otherwise specified.

|                                                    | PARAMETER                                                                                      | TEST CONDITIONS                                                                     | MIN  | TYP  | MAX  | UNIT |
|----------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| Internal Voltage                                   | e Regulator and Current Consumption                                                            |                                                                                     |      |      |      |      |
| $V_{REG}$                                          | Voltage regulator, only used as a reference node                                               | VDD = 12 V                                                                          | 2.95 | 3.3  | 3.65 | V    |
|                                                    | VDD                                                                                            | Idle, reset mode                                                                    |      | 9    | 12   | mA   |
| $I_{VDD}$                                          | VDD supply current                                                                             | Operating, 50% duty cycle                                                           |      | 10.5 |      |      |
|                                                    | 0                                                                                              | Reset mode                                                                          |      | 1.7  | 2.5  | mA   |
| I <sub>GVDD_X</sub>                                | Gate supply current per half-bridge                                                            | Operating, 50% duty cycle                                                           |      | 8    |      |      |
| I <sub>PVDD_X</sub>                                | Half-bridge X (A, B, C, or D) idle current                                                     | Reset mode                                                                          |      | 0.7  | 1    | mA   |
| Output Stage                                       |                                                                                                |                                                                                     |      |      | ,    |      |
| D                                                  | MOSFET drain-to-source resistance, low side (LS)                                               | $T_J$ = 25°C, GVDD = 12 V, Includes metallization bond wire and pin resistance      |      | 110  |      | mΩ   |
| R <sub>DS(on)</sub>                                | MOSFET drain-to-source resistance, high side (HS)                                              | $T_J$ = 25°C, GVDD = 12 V, Includes metallization bond wire and pin resistance      |      | 110  |      | mΩ   |
| $V_{F}$                                            | Diode forward voltage drop                                                                     | T <sub>J</sub> = 25°C - 125°C, I <sub>O</sub> = 5 A                                 |      | 1    |      | V    |
| t <sub>R</sub>                                     | Output rise time                                                                               | Resistive load, I <sub>O</sub> = 5 A                                                |      | 14   |      | ns   |
| t <sub>F</sub>                                     | Output fall time                                                                               | Resistive load, I <sub>O</sub> = 5 A                                                |      | 14   |      | ns   |
| t <sub>PD_ON</sub>                                 | Propagation delay when FET is on                                                               | Resistive load, I <sub>O</sub> = 5 A                                                |      | 38   |      | ns   |
| t <sub>PD_OFF</sub>                                | Propagation delay when FET is off                                                              | Resistive load, I <sub>O</sub> = 5 A                                                |      | 38   |      | ns   |
| t <sub>DT</sub>                                    | Dead time between HS and LS FETs                                                               | Resistive load, I <sub>O</sub> = 5 A                                                |      | 5.5  |      | ns   |
| I/O Protection                                     |                                                                                                |                                                                                     |      |      |      |      |
| $V_{uvp,G}$                                        | Gate supply voltage GVDD_X undervoltage protection threshold                                   |                                                                                     |      | 8.5  |      | V    |
| V <sub>uvp,hyst</sub> <sup>(1)</sup>               | Hysteresis for gate supply undervoltage event                                                  |                                                                                     |      | 0.8  |      | V    |
| OTW <sup>(1)</sup>                                 | Overtemperature warning                                                                        |                                                                                     | 115  | 125  | 135  | °C   |
| OTW <sub>hyst</sub> <sup>(1)</sup>                 | Hysteresis temperature to reset OTW event                                                      |                                                                                     |      | 25   |      | °C   |
| OTSD <sup>(1)</sup>                                | Overtemperature shut down                                                                      |                                                                                     |      | 150  |      | °C   |
| OTE-<br>OTW <sub>differential</sub> <sup>(1)</sup> | OTE-OTW overtemperature detect temperature difference                                          |                                                                                     |      | 25   |      | °C   |
| OTSD <sub>HYST</sub> <sup>(1)</sup>                | Hysteresis temperature for FAULT to be released following an OTSD event                        |                                                                                     |      | 25   |      | °C   |
| I <sub>oc</sub>                                    | Overcurrent limit protection                                                                   | Resistor—programmable, nominal, $R_{OCP} = 27 \text{ k}\Omega$                      |      | 9.7  |      | Α    |
| I <sub>OCT</sub>                                   | Overcurrent response time                                                                      | Time from application of short condition to Hi-Z of affected FET(s)                 |      | 250  |      | ns   |
| R <sub>PD</sub>                                    | Internal pulldown resistor at the output of each half-<br>bridge                               | Connected when RESET_AB or RESET_CD is active to provide bootstrap capacitor charge |      | 1    |      | kΩ   |
| Static Digital S                                   | pecifications                                                                                  |                                                                                     |      |      | ,    |      |
| V <sub>IH</sub>                                    | High-level input voltage                                                                       | PWM_A, PWM_B, PWM_C, PWM_D, M1, M2, M3                                              | 2    |      | 3.6  | V    |
| V <sub>IH</sub>                                    | High-level input voltage                                                                       | RESET_AB, RESET_CD                                                                  | 2    |      | 5.5  | V    |
| V <sub>IL</sub>                                    | Low-level input voltage                                                                        | PWM_A, PWM_B, PWM_C, PWM_D, M1, M2, M3, RESET_AB, RESET_CD                          |      |      | 0.8  | V    |
| I <sub>lkg</sub>                                   | Input leakage current                                                                          |                                                                                     | -100 |      | 100  | μΑ   |
| OTW / FAULT                                        |                                                                                                |                                                                                     | •    |      |      |      |
| R <sub>INT_PU</sub>                                | Internal pullup resistance, $\overline{\text{OTW}}$ to VREG, $\overline{\text{FAULT}}$ to VREG |                                                                                     | 20   | 26   | 35   | kΩ   |
| \/                                                 | High lavel autout value                                                                        | Internal pullup resistor only                                                       | 2.95 | 3.3  | 3.65 | .,   |
| V <sub>OH</sub>                                    | High-level output voltage                                                                      | External pullup of 4.7 kΩ to 5 V                                                    | 4.5  |      | 5    | V    |
| V <sub>OL</sub>                                    | Low-level output voltage                                                                       | $I_{O} = 4 \text{ mA}$                                                              |      | 0.2  | 0.4  | V    |

<sup>(1)</sup> Specified by design

# TEXAS INSTRUMENTS

#### **TYPICAL CHARACTERISTICS**











# TYPICAL CHARACTERISTICS (continued) OUTPUT DUTY CYCLE

VS INPUT DUTY CYCLE  $f_S = 500 \text{ kHz}$ T<sub>C</sub> = 25°C Output Duty Cycle - % 90 100

Input Duty Cycle – % Figure 5.

# TEXAS INSTRUMENTS

#### THEORY OF OPERATION

#### **POWER SUPPLIES**

To facilitate system design, the DRV8412/32 need only a 12-V supply in addition to H-Bridge power supply (PVDD). An internal voltage regulator provides suitable voltage levels for the digital and low-voltage analog circuitry. Additionally, the high-side gate drive requiring a floating voltage supply, which is accommodated by built-in bootstrap circuitry requiring external bootstrap capacitor.

To provide symmetrical electrical characteristics, the PWM signal path, including gate drive and output stage, is designed as identical, independent half-bridges. For this reason, each half-bridge has a separate gate drive supply (GVDD\_X), a bootstrap pin (BST\_X), and a power-stage supply pin (PVDD\_X). Furthermore, an additional pin (VDD) is provided as supply for all common circuits. Special attention should be paid to place all decoupling capacitors as close to their associated pins as possible. In general, inductance between the power supply pins and decoupling capacitors must be avoided. Furthermore, decoupling capacitors need a short ground path back to the device.

For a properly functioning bootstrap circuit, a small ceramic capacitor (an X5R or better) must be connected from each bootstrap pin (BST\_X) to the power-stage output pin (OUT\_X). When the powerstage output is low, the bootstrap capacitor is charged through an internal diode connected between the gate-drive power-supply pin (GVDD\_X) and the bootstrap pin. When the power-stage output is high, the bootstrap capacitor potential is shifted above the output potential and thus provides a suitable voltage supply for the high-side gate driver. In an application with PWM switching frequencies in the range from 10 kHz to 500 kHz, the use of 100-nF ceramic capacitors (X5R or better), size 0603 or 0805, is recommended for the bootstrap supply. These 100-nF capacitors ensure sufficient energy storage, even during minimal PWM duty cycles, to keep the high-side power stage FET fully turned on during the remaining part of the PWM cycle. In an application running at a switching frequency lower than 10 kHz, the bootstrap capacitor might need to be increased in value.

Special attention should be paid to the power-stage power supply; this includes component selection, PCB placement, and routing. As indicated, each half-bridge has independent power-stage supply pin (PVDD\_X). For optimal electrical performance, EMI compliance, and system reliability, it is important that each PVDD\_X pin is decoupled with a ceramic capacitor (X5R or better) placed as close as possible to each supply pin. It is recommended to follow the PCB layout of the DRV8412/32 EVM board.

The 12-V supply should be from a low-noise, low-output-impedance voltage regulator. Likewise, the 50-V power-stage supply is assumed to have low output impedance and low noise. The power-supply sequence is not critical as facilitated by the internal power-on-reset circuit. Moreover, the DRV8412/32 are fully protected against erroneous power-stage turn-on due to parasitic gate charging. Thus, voltage-supply ramp rates (dv/dt) are non-critical within the specified voltage range (see the *Recommended Operating Conditions* section of this data sheet).

## SYSTEM POWER-UP/POWER-DOWN SEQUENCE

#### **Powering Up**

The DRV8412/32 do not require a power-up sequence. The outputs of the H-bridges remain in a high impedance state until the gate-drive supply voltage GVDD\_X and VDD voltage are above the undervoltage protection (UVP) voltage threshold (see the *Electrical Characteristics* section of this data sheet). Although not specifically required, holding RESET\_AB and RESET\_CD in a low state while powering up the device is recommended. This allows an internal circuit to charge the external bootstrap capacitors by enabling a weak pulldown of the half-bridge output.

#### **Powering Down**

The DRV8412/32 do not require a power-down sequence. The device remains fully operational as long as the gate-drive supply (GVDD\_X) voltage and VDD voltage are above the UVP voltage threshold (see the *Electrical Characteristics* section of this data sheet). Although not specifically required, it is a good practice to hold RESET\_AB and RESET\_CD low during power down to prevent any unknown state during this transition.



#### **ERROR REPORTING**

The FAULT and OTW pins are both active-low, opendrain outputs. Their function is for protection-mode signaling to a PWM controller or other system-control device.

Any fault resulting in device shutdown, such as overtemperatue shut down, overcurrent shut-down, or undervoltage protection, is signaled by the FAULT pin going low. Likewise, OTW goes low when the device junction temperature exceeds 125°C (see Table 1).

**Table 1. Protection Mode Signal Descriptions** 

| FAULT | OTW | DESCRIPTION                                                                                                          |
|-------|-----|----------------------------------------------------------------------------------------------------------------------|
| 0     | 0   | Overtemperature warning and (overtemperature shut down or overcurrent shut down or undervoltage protection) occurred |
| 0     | 1   | Overcurrent shut-down or GVDD undervoltage protection occurred                                                       |
| 1     | 0   | Overtemperature warning                                                                                              |
| 1     | 1   | Device under normal operation                                                                                        |

TI recommends monitoring the  $\overline{\text{OTW}}$  signal using the system microcontroller and responding to an  $\overline{\text{OTW}}$  signal by reducing the load current to prevent further heating of the device resulting in device overtemperature shutdown (OTSD).

To reduce external component count, an internal pullup resistor to VREG (3.3 V) is provided on both FAULT and OTW outputs. Level compliance for 5-V logic can be obtained by adding external pull-up resistors to 5 V (see the *Electrical Characteristics* section of this data sheet for further specifications).

#### **DEVICE PROTECTION SYSTEM**

DRV8412/32 contain advanced protection circuitry carefully designed to facilitate system integration and ease of use, as well as to safeguard the device from permanent failure due to a wide range of fault conditions such as short circuits, overcurrent, overtemperature, and undervoltage. The DRV8412/32 respond to a fault by immediately setting the half bridge outputs in a high-impedance (Hi-Z) state and asserting the FAULT pin low. In situations other than overcurrent or overtemperature. the device automatically recovers when the fault condition has been removed or the gate supply voltage has increased. For highest possible reliability, reset the device externally no sooner than 1 second after the shutdown when recovering from an overcurrent shut down (OCSD) or OTSD fault.

#### **Bootstrap Capacitor Under Voltage Protection**

When the device runs at a low switching frequency (e.g. less than 10 kHz with a 100-nF bootstrap capacitor), the bootstrap capacitor voltage might not be able to maintain a proper voltage level for the driver. A bootstrap capacitor high-side gate protection circuit (BST UVP) will undervoltage prevent potential failure of the high-side MOSFET. When the voltage on the bootstrap capacitors is less than the required value for safe operation, the DRV8412/32 will initiate bootstrap capacitor recharge sequences (turn off high side FET for a short period) until the bootstrap capacitors are properly charged for safe operation. This function may also be activated when PWM duty cycle is too high (e.g. less than 20 ns off time at 10 kHz). Note that bootstrap capacitor might not be able to be charged if no load or extremely light load is presented at output during BST UVP operation, so it is recommended to turn on the low side FET for at least 50 ns for each PWM cycle to avoid BST\_UVP operation if possible.

For applications with lower than 10 kHz switching frequency and not to trigger BST\_UVP protection, a larger bootstrap capacitor can be used (e.g., 1  $\mu\text{F}$  cap for 800 Hz operation). When using a bootstrap cap larger than 220 nF, it is recommended to add 5  $\Omega$  resistors between 12V GVDD power supply and GVDD\_X pins to limit the inrush current on the internal bootstrap circuitry.

#### **Overcurrent (OC) Protection**

The DRV8412/32 have independent, fast-reacting current detectors with programmable trip threshold (OC threshold) on all high-side and low-side power-stage FETs. There are two settings for OC protection through mode selection pins: cycle-by-cycle (CBC) current limiting mode and OC latching (OCL) shut down mode.

In CBC current limiting mode, the detector outputs are monitored by two protection systems. The first protection system controls the power stage in order to prevent the output current from further increasing, i.e., it performs a CBC current-limiting function rather than prematurely shutting down the device. This feature could effectively limit the inrush current during motor start-up or transient without damaging the device. During short to power and short to ground conditions, the current limit circuitry might not be able to control the current to a proper level, a second protection system triggers a latching shutdown, resulting in the related half bridge being set in the high-impedance (Hi-Z) state. Current limiting and overcurrent protection are independent for halfbridges A, B, C, and, D, respectively.



Figure 6 illustrates cycle-by-cycle operation with high side OC event and Figure 7 shows cycle-by-cycle operation with low side OC. Dashed lines are the operation waveforms when no CBC event is triggered and solid lines show the waveforms when CBC event is triggered. In CBC current limiting mode, when low side FET OC is detected, the device will turn off the affected low side FET and keep the high side FET at the same half bridge off until the next PWM cycle; when high side FET OC is detected, the device will turn off the affected high side FET and turn on the low side FET at the half bridge until next PWM cycle.

It is important to note that if the input to a half bridge is held to a constant value when an over current event occurs in CBC, then the associated half bridge will be in a HI-Z state upon the over current event ending. Cycling IN\_X will allow OUT\_X to resume normal operation.

In OC latching shut down mode, the CBC current limit and error recovery circuits are disabled and an overcurrent condition will cause the <u>device to shutdown immediately</u>. After shutdown, RESET\_AB and/or RESET\_CD must be asserted to restore normal operation after the overcurrent condition is removed.

added flexibility, the OC threshold For programmable using a single external resistor connected between the OC\_ADJ pin and GND pin. See Table 2 for information on the correlation between programming-resistor value and the OC threshold. The values in Table 2 show typical OC thresholds for a given resistor. Assuming a fixed resistance on the OC\_ADJ pin across multiple devices, a 20% device-to-device variation in OC threshold measurements is possible. Therefore, this feature is designed for system protection and not for precise current control. It should be noted that a properly functioning overcurrent detector assumes the presence of a proper inductor or power ferrite bead at the power-stage output. Short-circuit protection is not guaranteed with direct short at the output pins of the power stage.

For normal operation, inductance in motor (assume larger than 10  $\mu$ H) is sufficient to provide low di/dt output (e.g. for EMI) and proper protection during overload condition (CBC current limiting feature). So no additional output inductors are needed during normal operation.

However during a short condition, the motor (or other load) is shorted, so the load inductance is not present in the system anymore; the current in the device can reach such a high level that may exceed the abs max current rating due to extremely low impendence in the short circuit path and high di/dt before oc detection circuit kickes in. So a ferrite bead or inductor is recommended to utilize the short circuit protection feature in DRV8412/32. With an external inductance

or ferrite bead, the current will rise at a much slower rate and reach a lower current level before oc protection starts. The device will then either operate CBC current limit or OC shut down automatically (when current is well above the current limit threshold) to protect the system.

For a system that has limited space, a power ferrite bead can be used instead of an inductor. The current rating of ferrite bead has to be higher than the RMS current of the system at normal operation. A ferrite bead designed for very high frequency is NOT recommended. A minimum impedance of 10  $\Omega$  or higher is recommended at 10 MHz or lower frequency to effectively limit the current rising rate during short circuit condition.

The TDK MPZ2012S300A (with size of 0805 inch type) have been tested in our system to meet a short circuit condition in the DRV8412. But other ferrite beads that have similar frequency characteristics can be used as well.

For higher power applications, such as in the DRV8432, there might be limited options to select suitable ferrite bead with high current rating. If an adequate ferrite bead cannot be found, an inductor can be used.

The inductance can be calculated as:

$$Loc\_min = \frac{PVDD \cdot Toc\_delay}{Ipeak - Iave}$$
 (1)

Where Toc\_delay = 250 nS, Ipeak = 15 A (below abs max rating).

Because an inductor usually saturates after reaching its current rating, it is recommended to use an inductor with a doubled value or an inductor with a current rating well above the operating condition.

Table 2. Programming-Resistor Values and OC Threshold

| OC-ADJUST RESISTOR VALUES $(k\Omega)$ | MAXIMUM CURRENT BEFORE OC OCCURS (A) |
|---------------------------------------|--------------------------------------|
| 22(1)                                 | 11.6                                 |
| 24                                    | 10.7                                 |
| 27                                    | 9.7                                  |
| 30                                    | 8.8                                  |
| 36                                    | 7.4                                  |
| 39                                    | 6.9                                  |
| 43                                    | 6.3                                  |
| 47                                    | 5.8                                  |
| 56                                    | 4.9                                  |
| 68                                    | 4.1                                  |
| 82                                    | 3.4                                  |
| 100                                   | 2.8                                  |
| 120                                   | 2.4                                  |
| 150                                   | 1.9                                  |
| 200                                   | 1.4                                  |
| (1) Recommended to use in OC Latching | Mode Only                            |



#### **Overtemperature Protection**

The DRV8412/32 have a two-level temperature-protection system that asserts an active-low warning signal (OTW) when the device junction temperature exceeds 125°C (nominal) and, if the device junction temperature exceeds 150°C (nominal), the device is put into thermal shutdown, resulting in all half-bridge outputs being set in the high-impedance (Hi-Z) state and FAULT being asserted low. OTSD is latched in this case and RESET\_AB and RESET\_CD must be asserted low to clear the latch.

## Undervoltage Protection (UVP) and Power-On Reset (POR)

The UVP and POR circuits of the DRV8412/32 fully protect the device in any power-up/down and brownout situation. While powering up, the POR circuit resets the overcurrent circuit and ensures that all circuits are fully operational when the GVDD\_X and VDD supply voltages reach 9.8 V (typical). Although GVDD\_X and VDD are independently monitored, a supply voltage drop below the UVP threshold on any VDD or GVDD\_X pin results in all

half-bridge outputs immediately being set in the high-impedance (Hi-Z) state and FAULT being asserted low. The device automatically resumes operation when all supply voltage on the bootstrap capacitors have increased above the UVP threshold.

#### **DEVICE RESET**

Two reset pins are provided for independent control of half-bridges A/B and C/D. When RESET\_AB is asserted low, all four power-stage FETs in half-bridges A and B are forced into a high-impedance (Hi-Z) state. Likewise, asserting RESET\_CD low forces all four power-stage FETs in half-bridges C and D into a high- impedance state. To accommodate bootstrap charging prior to switching start, asserting the reset inputs low enables weak pulldown of the half-bridge outputs.

A rising-edge transition on reset input allows the device to resume operation after a shut-down fault. E.g., when either or both half-bridge A and B have OC shutdown, a low to high transition of RESET\_AB pin will clear the fault and FAULT pin; when either or both half-bridge C and D have OC shutdown, a low to high transition of RESET\_CD pin will clear the fault and FAULT pin as well. When an OTSD occurs, both RESET\_AB and RESET\_CD need to have a low to high transition to clear the fault and FAULT signal.

## TEXAS INSTRUMENTS

#### DIFFERENT OPERATIONAL MODES

The DRV8412/32 support four different modes of operation:

- Dual full bridges (FB) (two PWM inputs each full bridge) or four half bridges (HB) with CBC current limit
- Dual full bridges (two PWM inputs each full bridge) or four half bridges with OC latching shutdown (no CBC current limit)
- 3. Parallel full bridge (PFB) with CBC current limit
- Dual full bridges (one PWM input each full bridge) with CBC current limit

In mode 1 and 2, PWM\_A controls half bridge A, PWM\_B controls half bridge B, etc. Figure 8 shows an application example for full bridge mode operation.

In parallel full bridge mode (mode 3), PWM\_A controls both half bridges A and B, and PWM\_B controls both half bridges C and D, while PWM\_C and PWM\_D pins are not used (recommended to connect to ground). Bridges A and B are synchronized internally (even during CBC), and so are bridges C and D. OUT\_A and OUT\_B should be connected together and OUT\_C and OUT\_D should be connected together after the output inductor or ferrite bead. Figure 9 shows an example of parallel full bridge mode connection.

In mode 4, one PWM signal controls one full bridge to relieve some I/O resource from MCU, i.e., PWM\_A controls half bridges A and B and PWM\_C controls half bridges C and D. In this mode, the operation of half bridge B is complementary to half bridge A, and the operation of half bridge D is complementary to half bridge C. For example, when PWM A is high,

high side FET in half bridge A and low side FET in half bridge B will be on and low side FET in half bridge A and high side FET in half bridge B will be off. Since PWM\_B and PWM\_D pins are not used in this mode, it is recommended to connect them to ground.

In operation modes 1, 2, and 4 (CBC current limit is used), once the CBC current limit is hit, the driver will be deactivated until the next PWM cycle starts. However, in order for the output to be recovered, the PWM input corresponding to that driver in CBC must be toggled. Because of this, CBC mode does not support operation when one half-bridge PWM input is tied to dc logic level.

Because each half bridge has independent supply and ground pins, a shunt sensing resistor can be inserted between PVDD to PVDD\_X or GND\_X to GND (ground plane). A high side shunt resistor between PVDD and PVDD\_X is recommended for differential current sensing because a high bias voltage on the low side sensing could affect device operation. If low side sensing has to be used, a shunt resistor value of 10 m $\Omega$  or less or sense voltage 100 mV or less is recommended.

The DRV8412/32 can be used for stepper motor applications as illustrated in Figure 10; they can be also used in three phase permanent magnet synchronous motor (PMSM) and sinewave brushless DC motor applications.

Figure 11 shows an example of a TEC driver application. Same configuration can also be used for DC output applications.

#### **During T\_OC Period**

#### **CBC** with High Side OC



Figure 6. Cycle-by-Cycle Operation with High Side OC (dashed line: normal operation; solid line: CBC event)



# PVDD PWM\_HS PWM\_LS GND\_X CBC with Low Side OC Current Limit PWM\_LS PWM\_LS T\_LS T\_OC T\_HS

Figure 7. Cycle-by-Cycle Operation with Low Side OC (dashed line: normal operation; solid line: CBC event)



Figure 8. Application Diagram Example for Full Bridge Mode Operation





PWM\_A controls OUT\_A and OUT\_B; PWM\_B controls OUT\_C and OUT\_D.

Figure 9. Application Diagram Example for Parallel Full Bridge Mode Operation



Figure 10. Application Diagram Example for Stepper Motor Operation





Figure 11. Application Diagram Example for TEC Driver



Figure 12. Application Diagram Example for LED Lighting Driver



#### **APPLICATION INFORMATION**

#### SYSTEM DESIGN RECOMMENDATIONS

#### **Voltage of Decoupling Capacitor**

The voltage of the decoupling capacitors should be selected in accordance with good design practices. Temperature, ripple current, and voltage overshoot must be considered. The high frequency decoupling capacitor should use ceramic capacitor with X5R or better rating. For a 50-V application, a minimum voltage rating of 63 V is recommended.

#### **VREG Pin**

The VREG pin is used for internal logic and not recommended to be used as a voltage source for external circuitry.

#### **VDD Pin**

The transient current in VDD pin could be significantly higher than average current through that pin. A low resistive path to GVDD should be used. A 22-µF to 47-µF capacitor should be placed on VDD pin beside the 100-nF to 1-µF decoupling capacitor to provide a constant voltage during transient.

#### **OTW Pin**

OTW reporting indicates the device approaching high junction temperature. This signal can be used with MCU to decrease system power when OTW is low in order to prevent OT shut down at a higher temperature.

#### **Mode Select Pin**

Mode select pins (M1, M2, and M3) should be connected to either VREG (for logic high) or AGND for logic low. It is not recommended to connect mode pins to board ground if  $1-\Omega$  resistor is used between AGND and GND.

#### **Parallel Mode Operation**

For a device operated in parallel mode, a minimum of 30 nH to 100 nH inductance or a ferrite bead is required after the output pins (e.g. OUT\_A and OUT\_B) before connecting the two channels together. This will help to prevent any shoot through between two paralleled channels during switching transient due to mismatch of paralleled channels (e.g., processor variation, unsymmetrical PCB layout, etc).

#### **TEC Driver Application**

For TEC driver or other non-motor related applications (e.g. resistive load or dc output), a low-pass LC filter can be used to meet the requirement.

#### PCB LAYOUT RECOMMENDATION

#### **PCB Material Recommendation**

FR-4 Glass Epoxy material with 2 oz. copper on both top and bottom layer is recommended for improved thermal performance (better heat sinking) and less noise susceptibility (lower PCB trace inductance).

#### **Ground Plane**

Because of the power level of these devices, it is recommended to use a big unbroken single ground plane for the whole system / board. The ground plane can be easily made at bottom PCB layer. In order to minimize the impedance and inductance of ground traces, the traces from ground pins should keep as short and wide as possible before connected to bottom ground plane through vias. Multiple vias are suggested to reduce the impedance of vias. Try to clear the space around the device as much as possible especially at bottom PCB side to improve the heat spreading.

#### **Decoupling Capacitor**

High frequency decoupling capacitors (100 nF) on PVDD\_X pins should be placed close to these pins and with a short ground return path to minimize the inductance on the PCB trace.

Submit Documentation Feedback

Copyright © 2009–2014, Texas Instruments Incorporated



#### **AGND**

AGND is a localized internal ground for logic signals. A  $1-\Omega$  resistor is recommended to be connected between GND and AGND to isolate the noise from board ground to AGND. There are other two components are connected to this local ground:  $0.1-\mu F$  capacitor between VREG to AGND and Roc\_adj resistor between OC\_ADJ and AGND. Capacitor for VREG should be placed close to VREG and AGND pin and connected without vias.

#### **Current Shunt Resistor**

If current shunt resistor is connected between GND\_X to GND or PVDD\_X to PVDD, make sure there is only one single path to connect each GND\_X or PVDD\_X pin to shunt resistor, and the path is short and symmetrical on each sense path to minimize the measurement error due to additional resistance on the trace.

#### **PCB LAYOUT EXAMPLE**

An example of the schematic and PCB layout of DRV8412 are shown in Figure 13, Figure 14, and Figure 15.





Figure 13. DRV8412 Schematic Example





- T1: PVDD decoupling capacitors C16, C19, C21, and C24 should be placed very close to PVDD\_X pins and ground return path.
- T2: VREG decoupling capacitor C10 should be placed very close to VREG abd AGND pins.
- T3: Clear the space above and below the device as much as possible to improve the thermal spreading.
- T4: Add many vias to reduce the impedance of ground path through top to bottom side. Make traces as wide as possible for ground path such as GND\_X path.

Figure 14. Printed Circuit Board - Top Layer





B1: Do not block the heat transfer path at bottom side. Clear as much space as possible for better heat spreading.

Figure 15. Printed Circuit Board - Bottom Layer

#### THERMAL INFORMATION

The thermally enhanced package provided with the DRV8432 is designed to interface directly to heat sink using a thermal interface compound, (e.g., Ceramique from Arctic Silver, TIMTronics 413, etc.). The heat sink then absorbs heat from the ICs and couples it to the local air. It is also a good practice to connect the heatsink to system ground on the PCB board to reduce the ground noise.

 $R_{\theta JA}$  is a system thermal resistance from junction to ambient air. As such, it is a system parameter with the following components:

- R<sub>BJC</sub> (the thermal resistance from junction to case, or in this example the power pad or heat slug)
- Thermal grease thermal resistance
- Heat sink thermal resistance



The thermal grease thermal resistance can be calculated from the exposed power pad or heat slug area and the thermal grease manufacturer's area thermal resistance (expressed in °C-in <sup>2</sup>/W or °C-mm<sup>2</sup>/W). The approximate exposed heat slug size is as follows:

DRV8432, 36-pin PSOP3 ..... 0.124 in<sup>2</sup> (80 mm <sup>2</sup>)

The thermal resistance of thermal pads is considered higher than a thin thermal grease layer and is not recommended. Thermal tape has an even higher thermal resistance and should not be used at all. Heat sink thermal resistance is predicted by the heat sink vendor, modeled using a continuous flow dynamics (CFD) model, or measured.

Thus the system  $R_{\theta JA} = R_{\theta JC}$  + thermal grease resistance + heat sink resistance.

See the TI application report, IC Package Thermal Metrics (SPRA953A), for more thermal information.

#### **DRV8412 Thermal Via Design Recommendation**

Thermal pad of the DRV8412 is attached at bottom of device to improve the thermal capability of the device. The thermal pad has to be soldered with a very good coverage on PCB in order to deliver the power specified in the datasheet. The figure below shows the recommended thermal via and land pattern design for the DRV8412. For additional information, see TI application report, PowerPad Made Easy (SLMA004B) and PowerPad Layout Guidelines (SOLA120).



Figure 16. DRV8412 Thermal Via Footprint



#### **REVISION HISTORY**

| Cł | hanges from Revision E (October 2013) to Revision F                                                                                                            | Page |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed the t <sub>ON MIN</sub> description to include "for charging the Bootstrap capacitor"                                                                  | 3    |
| •  | Changed GND_A, GND_B, GND_C, and GND_D pins description to remove text "requires close decoupling                                                              |      |
|    | capacitor to ground"                                                                                                                                           |      |
| •  | Added text to the Overcurrent (OC) Protection section - "It is important to note"                                                                              | 12   |
| Cł | hanges from Revision D (July 2011) to Revision E                                                                                                               | Page |
| •  | Added THERMAL INFORMATION table                                                                                                                                | 2    |
| •  | Added last sentence in description of Thermal Pad in Pin Functions table.                                                                                      | 5    |
| •  | Added a new paragraph in DIFFERENT OPERATIONAL MODES section: In operation modesDC logic level                                                                 | 14   |
| Cł | hanges from Revision C (May 2010) to Revision D                                                                                                                | Page |
| •  | Changed from 80 mΩ to 110 mΩ in first Feature                                                                                                                  | 1    |
| •  | Changed from 50 V to 52 V in second Feature                                                                                                                    |      |
| •  | Deleted (70 V Absolute Maximum) from second Feature                                                                                                            |      |
| •  | Added LED Lighting Drivers to Applications                                                                                                                     | 1    |
| •  | Added Includes metallization bond wire and pin resistance to R <sub>DS(on)</sub> test conditions                                                               |      |
| •  | Changed $R_{DS(on)}$ typ from 80 m $\Omega$ to 110 m $\Omega$                                                                                                  |      |
| •  | Added text to 5th paragraph of Overcurrent (OC) Protection section                                                                                             |      |
| •  | Deleted Output Inductor Selection section and moved information into Overcurrent (OC) Protection section                                                       |      |
| •  | Changed Figure 8                                                                                                                                               |      |
| •  | Changed Figure 10                                                                                                                                              | 16   |
| •  | Deleted Application Diagram Example for Three Phase PMSM PVDD Sense Operation and Application Diagram Example for Three Phase PMSM GND Sense Operation figures |      |
| •  | Added Figure 12                                                                                                                                                |      |
| •  | Changed Figure 13                                                                                                                                              |      |
| Cł | hanges from Revision B (Jan 2010) to Revision C                                                                                                                | Page |
| •  | Deleted all DRV8422 related descriptions from this data sheet                                                                                                  | 1    |
| •  | Changed DRV8432 pinout                                                                                                                                         | 4    |
| •  | Added Thermal Pad and Heat slug rows to end of Pin Functions table. Also added T=thermal in note                                                               | 5    |
| •  | Added second paragraph to Bootstrap Capacitorsection                                                                                                           |      |
| •  | Deleted or GVDD undervoltage from DEVICE RESET section second paragraph                                                                                        |      |
| Cł | hanges from Revision A (December 2009) to Revision B                                                                                                           | Page |
| •  | Added note to recommended operating conditions table                                                                                                           | 3    |
|    | Added T. = 125°C nower rating of 1.0 W to package power denatings table                                                                                        | 3    |



#### PACKAGE OPTION ADDENDUM



26-Feb-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
|                  | (1)    |              | Diaming            |      | ~.,            | (2)                        | (6)                  | (3)                 |              | (4/3)                |         |
| DRV8412DDW       | ACTIVE | HTSSOP       | DDW                | 44   | 35             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | DRV8412              | Samples |
| DRV8412DDWR      | ACTIVE | HTSSOP       | DDW                | 44   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | DRV8412              | Samples |
| DRV8432DKD       | ACTIVE | HSSOP        | DKD                | 36   | 29             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-4-260C-72 HR  | -40 to 85    | DRV8432              | Samples |
| DRV8432DKDR      | ACTIVE | HSSOP        | DKD                | 36   | 500            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-4-260C-72 HR  | -40 to 85    | DRV8432              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



#### **PACKAGE OPTION ADDENDUM**

26-Feb-2014

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Dec-2013

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8412DDWR | HTSSOP          | DDW                | 44 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Dec-2013



#### \*All dimensions are nominal

| I | Device Package Type |        | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------------|--------|-----------------|------|------|-------------|------------|-------------|--|
| I | DRV8412DDWR         | HTSSOP | DDW             | 44   | 2000 | 367.0       | 367.0      | 45.0        |  |

DKD (R-PDSO-G36)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES: A. All lines

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.15mm.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- The package thermal performance is optimized for conductive cooling with attachment to an external heat sink.

PowerPAD is a trademark of Texas Instruments.



## DKD (R-PDSO-G36)

PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



DKD (R-PDSO-G36)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.



## DDW (R-PDSO-G44) PowerPAD ™PLASTIC SMALL-OUTLINE PACKAGE (PAD DOWN)



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- This package thermal performance is optimized for conductive cooling with attachment to an external heat sink. See the product data sheet for details regarding the exposed thermal pad dimensions.

PowerPAD is a trademark of Texas Instruments.

#### THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

1. All linear dimensions are in millimeters 2. These features may not be present.

Exposed Thermal Pad Dimensions



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>